











SLVS044X - SEPTEMBER 1997-REVISED SEPTEMBER 2016

LM317

# LM317 3-Terminal Adjustable Regulator

#### **Features**

- Output Voltage Range Adjustable From 1.25 V to 37 V
- Output Current Greater Than 1.5 A
- Internal Short-Circuit Current Limiting
- Thermal Overload Protection
- Output Safe-Area Compensation

# Applications

- **ATCA Solutions**
- DLP: 3D Biometrics, Hyperspectral Imaging, Optical Networking, and Spectroscopy
- DVR and DVS
- Desktop PC
- Digital Signage and Still Camera
- ECG Electrocardiogram
- EV HEV Charger: Level 1, 2, and 3
- Electronic Shelf Label
- **Energy Harvesting**
- **Ethernet Switch**
- Femto Base Station
- Fingerprint and Iris Biometrics
- HVAC: Heating, Ventilating, and Air Conditioning
- High-Speed Data Acquisition and Generation
- Hydraulic Valve
- IP Phone: Wired and Wireless
- Intelligent Occupancy Sensing
- Motor Control: Brushed DC, Brushless DC, Low-Voltage, Permanent Magnet, and Stepper Motor
- Point-to-Point Microwave Backhaul
- **Power Bank Solutions**
- Power Line Communication Modem
- Power Over Ethernet (PoE)
- **Power Quality Meter**
- Power Substation Control
- Private Branch Exchange (PBX)
- Programmable Logic Controller
- **RFID Reader**
- Refrigerator
- Signal or Waveform Generator
- Software Defined Radio (SDR)
- Washing Machine: High-End and Low-End
- X-ray: Baggage Scanner, Medical, and Dental

# 3 Description

The LM317 device is an adjustable three-terminal positive-voltage regulator capable of supplying more than 1.5 A over an output-voltage range of 1.25 V to 37 V. It requires only two external resistors to set the output voltage. The device features a typical line regulation of 0.01% and typical load regulation of 0.1%. It includes current limiting, thermal overload protection, and safe operating area protection. Overload protection remains functional even if the ADJUST terminal is disconnected.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE     | BODY SIZE (NOM)    |
|-------------|-------------|--------------------|
| LM317DCY    | SOT-223 (4) | 6.50 mm × 3.50 mm  |
| LM317KCS    | TO-220 (3)  | 10.16 mm × 9.15 mm |
| LM317KCT    | TO-220 (3)  | 10.16 mm × 8.59 mm |
| LM317KTT    | TO-263 (3)  | 10.16 mm × 9.01 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## **Battery-Charger Circuit**



Copyright © 2016, Texas Instruments Incorporated



# **Table of Contents**

| 1 | Features 1                           | 7.4 Device Functional Modes                         | 9    |
|---|--------------------------------------|-----------------------------------------------------|------|
| 2 | Applications 1                       | 8 Application and Implementation                    | 10   |
| 3 | Description 1                        | 8.1 Application Information                         | 10   |
| 4 | Revision History2                    | 8.2 Typical Application                             |      |
| 5 | Pin Configuration and Functions3     | 8.3 System Examples                                 | 11   |
| 6 | Specifications4                      | 9 Power Supply Recommendations                      | 18   |
| ٠ | 6.1 Absolute Maximum Ratings         | 10 Layout                                           | . 18 |
|   | 6.2 ESD Ratings                      | 10.1 Layout Guidelines                              | 18   |
|   | 6.3 Recommended Operating Conditions | 10.2 Layout Example                                 | 18   |
|   | 6.4 Thermal Information              | 11 Device and Documentation Support                 | 19   |
|   | 6.5 Electrical Characteristics       | 11.1 Receiving Notification of Documentation Update | s 19 |
|   | 6.6 Typical Characteristics          | 11.2 Community Resources                            | 19   |
| 7 | Detailed Description8                | 11.3 Trademarks                                     | 19   |
| - | 7.1 Overview 8                       | 11.4 Electrostatic Discharge Caution                | 19   |
|   | 7.2 Functional Block Diagram         | 11.5 Glossary                                       | 19   |
|   | 7.3 Feature Description              | 12 Mechanical, Packaging, and Orderable Information | 19   |

# 4 Revision History

| CI       | hanges from Revision W (January 2015) to Revision X                                                                                                                                                                                                                                                                            | Page |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •        | Changed body size dimensions for KCS TO-220 Package on Device information table                                                                                                                                                                                                                                                | 1    |
| •        | Changed body size dimensions for KTT TO-263 Package on Device information table                                                                                                                                                                                                                                                | 1    |
| •        | Changed V <sub>O</sub> Output Voltage max value from 7 to 37 on Recommended Operating Conditions table                                                                                                                                                                                                                         | 4    |
| •        | Added min value to Io Output Current in Recommended Operating Conditions table                                                                                                                                                                                                                                                 | 4    |
| •        | Changed values in the Thermal Information table to align with JEDEC standards                                                                                                                                                                                                                                                  | 4    |
| •        | Added KCT package data to Thermal Information table                                                                                                                                                                                                                                                                            | 4    |
| •        | Deleted Section 9.3.6 "Adjusting Multiple On-Card Regulators with a Single Control"                                                                                                                                                                                                                                            | 13   |
| •        | Updated Adjustsable 4-A Regulator Circuit graphic                                                                                                                                                                                                                                                                              | 16   |
| <u>•</u> | Added Receiving Notification of Documentation Updates section and Community Resources section                                                                                                                                                                                                                                  | 19   |
| CI       | hanges from Revision V (February 2013) to Revision W                                                                                                                                                                                                                                                                           | Page |
| •        | Added Applications, Device Information table, Pin Functions table, ESD Ratings table, Thermal Information table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, |      |

Packaging, and Orderable Information section. 1

Deleted Ordering Information table. 1



# 5 Pin Configuration and Functions





#### **Pin Functions**

|        |                   |         |     | i iii i dilotiono                                                                  |  |  |  |
|--------|-------------------|---------|-----|------------------------------------------------------------------------------------|--|--|--|
|        | PIN               |         |     |                                                                                    |  |  |  |
| NAME   | TO-263,<br>TO-220 | SOT-223 | I/O | DESCRIPTION                                                                        |  |  |  |
| ADJUST | 1                 | 1       | ı   | Output voltage adjustment pin. Connect to a resistor divider to set V <sub>O</sub> |  |  |  |
| INPUT  | 3                 | 3       | ı   | Supply input pin                                                                   |  |  |  |
| OUTPUT | 2                 | 2, 4    | 0   | Voltage output pin                                                                 |  |  |  |

Copyright © 1997–2016, Texas Instruments Incorporated



# 6 Specifications

### 6.1 Absolute Maximum Ratings

over virtual junction temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                                      | MIN | MAX | UNIT |
|------------------|------------------------------------------------------|-----|-----|------|
| $V_I - V_O$      | Input-to-output differential voltage                 |     | 40  | V    |
| TJ               | Operating virtual junction temperature               |     | 150 | °C   |
|                  | Lead temperature 1,6 mm (1/16 in) from case for 10 s |     | 260 | °C   |
| T <sub>stg</sub> | Storage temperature                                  | -65 | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                         |                                                                     | MAX  | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|------|------|
| V                  | Floatroototic disabores | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | 2500 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 (2) | 1000 | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

|             |                                        | MIN  | MAX | UNIT |
|-------------|----------------------------------------|------|-----|------|
| Vo          | Output voltage                         | 1.25 | 37  | V    |
| $V_I - V_O$ | Input-to-output differential voltage   | 3    | 40  | V    |
| Io          | Output current                         | 0.01 | 1.5 | Α    |
| $T_J$       | Operating virtual junction temperature | 0    | 125 | °C   |

#### 6.4 Thermal Information

|                      |                                              |                  | LM317           |                 |                 |      |  |  |  |
|----------------------|----------------------------------------------|------------------|-----------------|-----------------|-----------------|------|--|--|--|
|                      | THERMAL METRIC <sup>(1)</sup>                | DCY<br>(SOT-223) | KCS<br>(TO-220) | KCT<br>(TO-220) | KTT<br>(TO-263) | UNIT |  |  |  |
|                      |                                              | 4 PINS           | 3 PINS          | 3 PINS          | 3 PINS          |      |  |  |  |
| $R_{\theta(JA)}$     | Junction-to-ambient thermal resistance       | 66.8             | 23.5            | 37.9            | 38.0            | °C/W |  |  |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 43.2             | 15.9            | 51.1            | 36.5            | °C/W |  |  |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 16.9             | 7.9             | 23.2            | 18.9            | °C/W |  |  |  |
| ΨЈТ                  | Junction-to-top characterization parameter   | 3.6              | 3.0             | 13.0            | 6.9             | °C/W |  |  |  |
| ΨЈВ                  | Junction-to-board characterization parameter | 16.8             | 7.8             | 22.8            | 17.9            | °C/W |  |  |  |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | NA               | 0.1             | 4.2             | 1.1             | °C/W |  |  |  |

 For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Product Folder Links: LM317



#### 6.5 Electrical Characteristics

over recommended ranges of operating virtual junction temperature (unless otherwise noted)

| PARAMETER                                       | TES                                               | ST CONDITIONS <sup>(1)</sup>                           |                              | MIN                    | TYP   | MAX  | UNIT               |  |
|-------------------------------------------------|---------------------------------------------------|--------------------------------------------------------|------------------------------|------------------------|-------|------|--------------------|--|
| Line regulation (2)                             | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\            | $T_{J} = 25^{\circ}$                                   |                              |                        | 0.01  | 0.04 | %/V                |  |
| Line regulation <sup>(2)</sup>                  | $V_1 - V_0 = 3 \text{ V to } 40 \text{ V}$        | $T_J = 0$ °C to 125°C                                  |                              | 0.02                   | 0.07  | %/ V |                    |  |
|                                                 |                                                   | $C_{ADJ}^{(3)} = 10 \mu F,$                            | V <sub>O</sub> ≤ 5 V         |                        |       | 25   | mV                 |  |
| Load regulation                                 | 10 m \ to 1500 m \                                | T <sub>J</sub> = 25°C                                  | V <sub>O</sub> ≥ 5 V         |                        | 0.1   | 0.5  | %V <sub>O</sub>    |  |
| Load regulation                                 | $I_{O} = 10 \text{ mA to } 1500 \text{ mA}$       | T 0°C to 105°C                                         | V <sub>O</sub> ≤ 5 V         |                        | 20    | 70   | mV                 |  |
|                                                 |                                                   | $T_J = 0$ °C to 125°C                                  | V <sub>O</sub> ≥ 5 V         |                        | 0.3   | 1.5  | %Vo                |  |
| Thermal regulation                              | 20-ms pulse,                                      | $T_J = 25^{\circ}C$                                    |                              |                        | 0.03  | 0.07 | %V <sub>O</sub> /W |  |
| ADJUST terminal current                         |                                                   |                                                        |                              |                        | 50    | 100  | μА                 |  |
| Change in ADJUST terminal current               | $V_1 - V_0 = 2.5 \text{ V to } 40 \text{ V, F}$   | $P_{\rm D} \le 20 \text{ W}, I_{\rm O} = 10 \text{ m}$ | A to 1500 mA                 |                        | 0.2   | 5    | μΑ                 |  |
| Reference voltage                               | $V_1 - V_0 = 3 \text{ V to } 40 \text{ V}, P_D$   | ≤ 20 W, I <sub>O</sub> = 10 mA                         | to 1500 mA                   | 1.2                    | 1.25  | 1.3  | V                  |  |
| Output-voltage temperature stability            | T <sub>J</sub> = 0°C to 125°C                     |                                                        |                              |                        | 0.7   |      | %V <sub>O</sub>    |  |
| Minimum load current to maintain regulation     | $V_1 - V_0 = 40 \text{ V}$                        |                                                        |                              |                        | 3.5   | 10   | mA                 |  |
| Marrian and and an and                          | $V_I - V_O \le 15 V$ ,                            | $P_D < P_{MAX}^{(4)}$                                  |                              | 1.5                    | 2.2   |      | Δ.                 |  |
| Maximum output current                          | $V_I - V_O \le 40 \text{ V},$                     | $P_D < P_{MAX}^{(4)},$                                 | T <sub>J</sub> = 25°C        | 0.15                   | 0.4   |      | Α                  |  |
| RMS output noise voltage (% of V <sub>O</sub> ) | f = 10 Hz to 10 kHz,                              | T <sub>J</sub> = 25°C                                  |                              |                        | 0.003 |      | %V <sub>O</sub>    |  |
| Dinale rejection                                | V 40.V                                            | f 420 H=                                               | $C_{ADJ} = 0 \ \mu F^{(3)}$  |                        | 57    |      | ٩D                 |  |
| Ripple rejection                                | $V_{O} = 10 \text{ V}, \qquad f = 120 \text{ Hz}$ |                                                        | $C_{ADJ} = 10 \ \mu F^{(3)}$ | 0 μF <sup>(3)</sup> 62 |       |      | dB                 |  |
| Long-term stability                             | T <sub>J</sub> = 25°C                             |                                                        |                              |                        | 0.3   | 1    | %/1k hr            |  |

Unless otherwise noted, the following test conditions apply:  $|V_I - V_O| = 5$  V and  $I_{OMAX} = 1.5$  A,  $T_J = 0^{\circ}$ C to 125°C. Pulse testing techniques are used to maintain the junction temperature as close to the ambient temperature as possible. Line regulation is expressed here as the percentage change in output voltage per 1-V change at the input.  $C_{ADJ}$  is connected between the ADJUST terminal and GND. Maximum power dissipation is a function of  $T_J(max)$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = (T_J(max) - T_A) / \theta_{JA}$ . Operating at the absolute maximum  $T_J$  of 150°C can affect reliability.



# 6.6 Typical Characteristics





# **Typical Characteristics (continued)**





# 7 Detailed Description

#### 7.1 Overview

The LM317 device is an adjustable three-terminal positive-voltage regulator capable of supplying up to 1.5 A over an output-voltage range of 1.25 V to 37 V. It requires only two external resistors to set the output voltage. The device features a typical line regulation of 0.01% and typical load regulation of 0.1%. It includes current limiting, thermal overload protection, and safe operating area protection. Overload protection remains functional even if the ADJUST terminal is disconnected.

The LM317 device is versatile in its applications, including uses in programmable output regulation and local oncard regulation. Or, by connecting a fixed resistor between the ADJUST and OUTPUT terminals, the LM317 device can function as a precision current regulator. An optional output capacitor can be added to improve transient response. The ADJUST terminal can be bypassed to achieve very high ripple-rejection ratios, which are difficult to achieve with standard three-terminal regulators.

#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 NPN Darlington Output Drive

NPN Darlington output topology provides naturally low output impedance and an output capacitor is optional. 3-V headroom is recommended  $(V_I - V_O)$  to support maximum current and lowest temperature.

## 7.3.2 Overload Block

Over-current and over-temperature shutdown protects the device against overload or damage from operating in excessive heat.

# 7.3.3 Programmable Feedback

Op amp with 1.25-V offset input at the ADJUST terminal provides easy output voltage or current (not both) programming. For current regulation applications, a single resistor whose resistance value is 1.25  $V/I_O$  and power rating is greater than  $(1.25 \ V)^2/R$  should be used. For voltage regulation applications, two resistors set the output voltage.



#### 7.4 Device Functional Modes

#### 7.4.1 Normal Operation

The device OUTPUT pin will source current necessary to make OUTPUT pin 1.25 V greater than ADJUST terminal to provide output regulation.

#### 7.4.2 Operation With Low Input Voltage

The device requires up to 3-V headroom  $(V_1 - V_0)$  to operate in regulation. The device may drop out and OUTPUT voltage will be INPUT voltage minus drop out voltage with less headroom.

### 7.4.3 Operation at Light Loads

The device passes its bias current to the OUTPUT pin. The load or feedback must consume this minimum current for regulation or the output may be too high. See the Electrical Characteristics table for the minimum load current needed to maintain regulation.

#### 7.4.4 Operation In Self Protection

When an overload occurs the device shuts down Darlington NPN output stage or reduces the output current to prevent device damage. The device will automatically reset from the overload. The output may be reduced or alternate between on and off until the overload is removed.

Submit Documentation Feedback

Product Folder Links: LM317



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The flexibility of the LM317 allows it to be configured to take on many different functions in DC power applications.

# 8.2 Typical Application



Figure 9. Adjustable Voltage Regulator

#### 8.2.1 Design Requirements

- R1 and R2 are required to set the output voltage.
- C<sub>ADJ</sub> is recommended to improve ripple rejection. It prevents amplification of the ripple as the output voltage is adjusted higher.
- C<sub>i</sub> is recommended, particularly if the regulator is not in close proximity to the power-supply filter capacitors. A
   0.1-µF or 1-µF ceramic or tantalum capacitor provides sufficient bypassing for most applications, especially
   when adjustment and output capacitors are used.
- C<sub>O</sub> improves transient response, but is not needed for stability.
- Protection diode D2 is recommended if C<sub>ADJ</sub> is used. The diode provides a low-impedance discharge path to
  prevent the capacitor from discharging into the output of the regulator.
- Protection diode D1 is recommended if C<sub>O</sub> is used. The diode provides a low-impedance discharge path to
  prevent the capacitor from discharging into the output of the regulator.

#### 8.2.2 Detailed Design Procedure

V<sub>O</sub> is calculated as shown in Equation 1. I<sub>ADJ</sub> is typically 50 μA and negligible in most applications.

$$V_{O} = V_{REF} (1 + R2 / R1) + (I_{ADJ} \times R2)$$
 (1)

Copyright © 1997–2016, Texas Instruments Incorporated



# **Typical Application (continued)**

# 8.2.3 Application Curves



# 8.3 System Examples

## 8.3.1 0-V to 30-V Regulator Circuit

 $V_{OUT} = V_{REF} \Biggl( 1 + \frac{R_2 + R_3}{R_1} \Biggr) - 10 \, V$  Here, the voltage is determined by



Figure 12. 0-V to 30-V Regulator Circuit



#### 8.3.2 Adjustable Regulator Circuit With Improved Ripple Rejection

C2 helps to stabilize the voltage at the adjustment pin, which helps reject noise. Diode D1 exists to discharge C2 in case the output is shorted to ground.



Figure 13. Adjustable Regulator Circuit with Improved Ripple Rejection

#### 8.3.3 Precision Current-Limiter Circuit

This application limits the output current to the  $I_{LIMIT}$  in the diagram.



Figure 14. Precision Current-Limiter Circuit

#### 8.3.4 Tracking Preregulator Circuit

This application keeps a constant voltage across the second LM317 in the circuit.



Figure 15. Tracking Preregulator Circuit



## 8.3.5 1.25-V to 20-V Regulator Circuit With Minimum Program Current

Because the value of  $V_{REF}$  is constant, the value of R1 determines the amount of current that flows through R1 and R2. The size of R2 determines the IR drop from ADJUSTMENT to GND. Higher values of R2 translate to higher  $V_{OUT}$ .

$$V_{OUT} = V_{REF} \left( 1 + \frac{R_2 + R_3}{R_1} \right) - 10 \text{ V}$$
 (2)

$$(R1+R2)\min = Volreg(min)$$
(3)



Figure 16. 1.25-V to 20-V Regulator Circuit With Minimum Program Current

## 8.3.6 Battery-Charger Circuit

The series resistor limits the current output of the LM317, minimizing damage to the battery cell.

$$V_{OUT} = 1.25V \times \left(\frac{R2}{R1+1}\right)$$
 (4)

$$IOUT(short) = \frac{1.25V}{RS}$$
 (5)

Output impendance = 
$$RS \times \left(\frac{R2}{R1+1}\right)$$
 (6)



Copyright © 2016, Texas Instruments Incorporated

Figure 17. Battery-Charger Circuit

Copyright © 1997–2016, Texas Instruments Incorporated



#### 8.3.7 50-mA Constant-Current Battery-Charger Circuit

The current limit operation mode can be used to trickle charge a battery at a fixed current.  $I_{CHG}$  = 1.25 V  $\div$  24  $\Omega$ .  $V_I$  should be greater than  $V_{BAT}$  + 4.25 V. (1.25 V [ $V_{REF}$ ] + 3 V [headroom])



Figure 18. 50-mA Constant-Current Battery-Charger Circuit

### 8.3.8 Slow Turn-On 15-V Regulator Circuit

The capacitor C1, in combination with the PNP transistor, helps the circuit to slowly start supplying voltage. In the beginning, the capacitor is not charged. Therefore output voltage starts at  $V_{C1}$ +  $V_{BE}$  + 1.25 V = 0 V + 0.65 V + 1.25 V = 1.9 V. As the capacitor voltage rises,  $V_{OUT}$  rises at the same rate. When the output voltage reaches the value determined by R1 and R2, the PNP will be turned off.



Figure 19. Slow Turn-On 15-V Regulator Circuit

#### 8.3.9 AC Voltage-Regulator Circuit

These two LM317s can regulate both the positive and negative swings of a sinusoidal AC input.



Figure 20. AC Voltage-Regulator Circuit

Product Folder Links: LM317

Submit Documentation Feedback Copyright © 1997-2016, Texas Instruments Incorporated

14



#### 8.3.10 Current-Limited 6-V Charger Circuit

As the charge current increases, the voltage at the bottom resistor increases until the NPN starts sinking current from the adjustment pin. The voltage at the adjustment pin drops, and consequently the output voltage decreases until the NPN stops conducting.



Figure 21. Current-Limited 6-V Charger Circuit

### 8.3.11 Adjustable 4-A Regulator Circuit

This application keeps the output current at 4 A while having the ability to adjust the output voltage using the adjustable (1.5 k $\Omega$  in schematic) resistor.

Product Folder Links: LM317





Figure 22. Adjustable 4-A Regulator Circuit



## 8.3.12 High-Current Adjustable Regulator Circuit

The NPNs at the top of the schematic allow higher currents at  $V_{OUT}$  than the LM317 can provide, while still keeping the output voltage at levels determined by the adjustment pin resistor divider of the LM317.



Figure 23. High-Current Adjustable Regulator Circuit

Copyright © 1997–2016, Texas Instruments Incorporated Submit Documentation Feedback



# 9 Power Supply Recommendations

The LM317 is designed to operate from an input voltage supply range between 1.25 V to 37 V greater than the output voltage. If the device is more than six inches from the input filter capacitors, an input bypass capacitor, 0.1  $\mu$ F or greater, of any type is needed for stability.

## 10 Layout

# 10.1 Layout Guidelines

- TI recommends that the input terminal be bypassed to ground with a bypass capacitor.
- The optimum placement is closest to the input terminal of the device and the system GND. Take care to minimize the loop area formed by the bypass-capacitor connection, the input terminal, and the system GND.
- For operation at full rated load, TI recommends to use wide trace lengths to eliminate I x R drop and heat dissipation.

### 10.2 Layout Example



Figure 24. Layout Example



# 11 Device and Documentation Support

#### 11.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 11.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 1997–2016, Texas Instruments Incorporated





17-Mar-2017

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type     | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|------------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| LM317DCY         | ACTIVE | SOT-223          | DCY                | 4    | 80             | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | 0 to 125     | L3                   | Samples |
| LM317DCYG3       | ACTIVE | SOT-223          | DCY                | 4    | 80             | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | 0 to 125     | L3                   | Samples |
| LM317DCYR        | ACTIVE | SOT-223          | DCY                | 4    | 2500           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | 0 to 125     | L3                   | Samples |
| LM317DCYRG3      | ACTIVE | SOT-223          | DCY                | 4    | 2500           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | 0 to 125     | L3                   | Samples |
| LM317KCS         | ACTIVE | TO-220           | KCS                | 3    | 50             | Pb-Free<br>(RoHS)          | CU SN            | N / A for Pkg Type  | 0 to 125     | LM317                | Samples |
| LM317KCSE3       | ACTIVE | TO-220           | KCS                | 3    | 50             | Pb-Free<br>(RoHS)          | CU SN            | N / A for Pkg Type  | 0 to 125     | LM317                | Samples |
| LM317KCT         | ACTIVE | TO-220           | KCT                | 3    | 50             | Pb-Free<br>(RoHS)          | CU SN            | N / A for Pkg Type  | 0 to 125     | LM317                | Samples |
| LM317KTTR        | ACTIVE | DDPAK/<br>TO-263 | KTT                | 3    | 500            | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-245C-168 HR | 0 to 125     | LM317                | Samples |
| LM317KTTRG3      | ACTIVE | DDPAK/<br>TO-263 | KTT                | 3    | 500            | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-245C-168 HR | 0 to 125     | LM317                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



# PACKAGE OPTION ADDENDUM

17-Mar-2017

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 21-Mar-2017

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device    | Package<br>Type  | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------|------------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM317DCYR | SOT-223          | DCY                | 4 | 2500 | 330.0                    | 12.4                     | 6.55       | 7.25       | 1.9        | 1.5        | 12.0      | Q3               |
| LM317DCYR | SOT-223          | DCY                | 4 | 2500 | 330.0                    | 12.4                     | 7.05       | 7.4        | 1.9        | 8.0        | 12.0      | Q3               |
| LM317DCYR | SOT-223          | DCY                | 4 | 2500 | 330.0                    | 12.4                     | 7.0        | 7.42       | 2.0        | 8.0        | 12.0      | Q3               |
| LM317KTTR | DDPAK/<br>TO-263 | KTT                | 3 | 500  | 330.0                    | 24.4                     | 10.8       | 16.1       | 4.9        | 16.0       | 24.0      | Q2               |
| LM317KTTR | DDPAK/<br>TO-263 | KTT                | 3 | 500  | 330.0                    | 24.4                     | 10.8       | 16.3       | 5.11       | 16.0       | 24.0      | Q2               |

www.ti.com 21-Mar-2017



\*All dimensions are nominal

| 7 ii dimensions die nomina |              |                 |      |      |             |            |             |
|----------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| LM317DCYR                  | SOT-223      | DCY             | 4    | 2500 | 336.0       | 336.0      | 48.0        |
| LM317DCYR                  | SOT-223      | DCY             | 4    | 2500 | 340.0       | 340.0      | 38.0        |
| LM317DCYR                  | SOT-223      | DCY             | 4    | 2500 | 350.0       | 334.0      | 47.0        |
| LM317KTTR                  | DDPAK/TO-263 | KTT             | 3    | 500  | 350.0       | 334.0      | 47.0        |
| LM317KTTR                  | DDPAK/TO-263 | KTT             | 3    | 500  | 340.0       | 340.0      | 38.0        |

# KTT (R-PSFM-G3)

# PLASTIC FLANGE-MOUNT PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash or protrusion not to exceed 0.005 (0,13) per side.
- ⚠ Falls within JEDEC T0—263 variation AA, except minimum lead thickness and minimum exposed pad length.



# KTT (R-PSFM-G3)

# PLASTIC FLANGE-MOUNT PACKAGE



NOTES: A.

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-SM-782 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release.

  Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.
- F. This package is designed to be soldered to a thermal pad on the board. Refer to the Product Datasheet for specific thermal information, via requirements, and recommended thermal pad size. For thermal pad sizes larger than shown a solder mask defined pad is recommended in order to maintain the solderable pad geometry while increasing copper area.



# DCY (R-PDSO-G4)

#### **PLASTIC SMALL-OUTLINE**



NOTES: A. All linear dimensions are in millimeters (inches).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion.

D. Falls within JEDEC TO-261 Variation AA.

# DCY (R-PDSO-G4)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil recommendations. Refer to IPC 7525 for stencil design considerations.





TO-220



#### NOTES:

- 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- This drawing is subject to change without notice.
   Reference JEDEC registration TO-220.



TO-220



# KCT (R-PSFM-T3)

## PLASTIC FLANGE-MOUNT PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Lead dimensions are not controlled within this area.
- D. All lead dimensions apply before solder dip.
- E. The center lead is in electrical contact with the mounting tab.
- The chamfer is optional.
- Thermal pad contour optional within these dimensions.
- Falls within JEDEC TO-220 variation AB, except minimum tab thickness.



#### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ('TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your non-compliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/sampterms.htm">http://www.ti.com/sc/docs/sampterms.htm</a>).

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated